Indexed by:
Abstract:
A novel low temperature coefficient (TC) high power supply rejection ration (PSRR) CMOS bandgap voltage reference (BGR) is implemented in TSMC 0.35 mu m CMOS Technology. This design can be applied to voltage regulators particularly used in implanted chips. The temperature compensation is optimized by adjusting proper ratio of resistances which have opposite TC. Its PSRR is improved by using cascode current mirrors and adopting an independent current source structure. The design operates within a range of 2.3V to 5.5V and has a line sensitivity of 0.116%/V. At room temperature, the reference voltage is 1.14V and has a measured TC of 0.662ppm/degrees C in a wide temperature range of -40 degrees C to 125 degrees C. The circuit performs a PSRR property of 96dB@1KHz and more than 30dB@1MHz with a start-up time below 5 mu s.
Keyword:
Reprint Author's Address:
Email:
Source :
2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT)
Year: 2016
Page: 1357-1359
Language: English
Cited Count:
WoS CC Cited Count: 1
SCOPUS Cited Count:
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count:
Chinese Cited Count:
30 Days PV: 1
Affiliated Colleges: