• 综合
  • 标题
  • 关键词
  • 摘要
  • 学者
  • 期刊-刊名
  • 期刊-ISSN
  • 会议名称
搜索

作者:

Huang, Guanzhong (Huang, Guanzhong.) | Lin, Pingfen (Lin, Pingfen.)

收录:

EI Scopus SCIE

摘要:

This paper presents a 6-bit low power low supply voltage time-domain comparator. The conventional voltage comparison is moved to time-domain so as to remove pre-amplifier and latch, which enables its feasibility to low supply voltage. The voltage-to-time converter is realized by the proposed linear pulse-width-modulation. The set-up time of the D flip-flop determines the sampling rate of the converter. The resistive averaging relaxes the matching requirement of the parallel comparison cells. The total input capacitance is decreased to less than 40fF in this architecture. The above digital-intensive setting makes the analog-to-digital converter (ADC) benefit from technology scaling in both power consumption and sampling rate. The prototype ADC is fabricated in SMIC 0.18 mu m CMOS process. At 40 MS/s and 1.0-V supply, it consumes 540 mu W and achieves an effective-number-of-bit of 5.43, resulting in a figure-of-merit of 0.31 pJ/conversion-step and active area of 0.1 mm(2).

关键词:

Resistive averaging Flash analog-to-digital converter (ADC) Technology scaling Time-domain comparator

作者机构:

  • [ 1 ] [Huang, Guanzhong]Beijing Univ Technol, Beijing Embedded Syst Key Lab, Beijing, Peoples R China
  • [ 2 ] [Lin, Pingfen]Beijing Univ Technol, Beijing Embedded Syst Key Lab, Beijing, Peoples R China

通讯作者信息:

  • [Huang, Guanzhong]Beijing Univ Technol, Beijing Embedded Syst Key Lab, Beijing, Peoples R China

电子邮件地址:

查看成果更多字段

相关关键词:

相关文章:

来源 :

ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING

ISSN: 0925-1030

年份: 2013

期: 2

卷: 77

页码: 285-289

1 . 4 0 0

JCR@2022

ESI学科: ENGINEERING;

JCR分区:4

中科院分区:4

被引次数:

WoS核心集被引频次: 7

SCOPUS被引频次: 8

ESI高被引论文在榜: 0 展开所有

万方被引频次:

中文被引频次:

近30日浏览量: 2

在线人数/总访问数:3413/3883491
地址:北京工业大学图书馆(北京市朝阳区平乐园100号 邮编:100124) 联系我们:010-67392185
版权所有:北京工业大学图书馆 站点建设与维护:北京爱琴海乐之技术有限公司