收录:
摘要:
A manual hierarchical operation based method for clock tree synthesis is described in this paper. The implementation of this method is adopted in a communication chip design in a 0.13 m CMOS. Comparing with the conventional clock tree synthesis, the manual method can obtain the following achievements: the clock cell area decreased by 19%, hold time violations decreased by 37%, and the number of hold time violations decreased by 45%, and the clock skew was reduced by 20%.
关键词:
通讯作者信息:
电子邮件地址:
来源 :
PROCEEDINGS OF 2018 12TH IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (ASID)
ISSN: 2163-5048
年份: 2018
页码: 204-207
语种: 英文