• 综合
  • 标题
  • 关键词
  • 摘要
  • 学者
  • 期刊-刊名
  • 期刊-ISSN
  • 会议名称
搜索

作者:

Song, Jianguo (Song, Jianguo.) | Chen, Aojie (Chen, Aojie.) | Guo, Tao (Guo, Tao.)

收录:

CPCI-S

摘要:

Formal check provides a method for detecting problems of SoC design in early time of verification. Looking at SoC design issues, most of design integration errors come from modules connectivity. Combining above two points, this paper descripts an approach check signal connectivity with formal check method. The approach parses Verilog HDL RTL code through a program, which writes by script language Perl, to analysis signals connectivity. It's helpful for both SoC designer and verification engineer.

关键词:

Verilog HDL Perl connectivity RTL System-on-Chip formal check signal connection

作者机构:

  • [ 1 ] [Song, Jianguo]Beijing Univ Technol, Coll Elect Informat & Control Engn, Beijing, Peoples R China
  • [ 2 ] [Chen, Aojie]Beijing Univ Technol, Coll Elect Informat & Control Engn, Beijing, Peoples R China
  • [ 3 ] [Guo, Tao]WinnerMicro, Yindu Mansion 18th Floor, Beijing, Peoples R China

通讯作者信息:

  • [Song, Jianguo]Beijing Univ Technol, Coll Elect Informat & Control Engn, Beijing, Peoples R China

查看成果更多字段

相关关键词:

相关文章:

来源 :

PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON ELECTRONIC INDUSTRY AND AUTOMATION (EIA 2017)

ISSN: 1951-6851

年份: 2017

卷: 145

页码: 223-226

语种: 英文

被引次数:

WoS核心集被引频次: 1

SCOPUS被引频次:

ESI高被引论文在榜: 0 展开所有

万方被引频次:

中文被引频次:

近30日浏览量: 1

归属院系:

在线人数/总访问数:1196/3893267
地址:北京工业大学图书馆(北京市朝阳区平乐园100号 邮编:100124) 联系我们:010-67392185
版权所有:北京工业大学图书馆 站点建设与维护:北京爱琴海乐之技术有限公司