• 综合
  • 标题
  • 关键词
  • 摘要
  • 学者
  • 期刊-刊名
  • 期刊-ISSN
  • 会议名称
搜索

作者:

Li, Yangyang (Li, Yangyang.) | Wu, Wuchen (Wu, Wuchen.) (学者:吴武臣) | Hou, Ligang (Hou, Ligang.) | Cheng, Hao (Cheng, Hao.)

收录:

CPCI-S EI Scopus

摘要:

Verification plays more and more important role in complex VLSI design. It has two main challenges: one is to insure that the input stimulus can control the function spots inside the design; the other is to insure the errors can be observed from the design output. This paper presents an easy approach of assertion-based verification (ABV) method by dividing it into five steps, through which we embed assertions in source codes to monitor key functional spots of the design during simulation. As an application example, a case study of functional verification for a UART model, using System Verilog Assertion (SVA), is provided. The studied result shows that the new method is feasible and can be applied in the design and verification process to increase the observability of the design.

关键词:

System Verilog Assertion Assertion-Based Verification UART Observability

作者机构:

  • [ 1 ] [Li, Yangyang]Beijing Univ Technol, VLSI & Syst Lab, Beijing, Peoples R China
  • [ 2 ] [Wu, Wuchen]Beijing Univ Technol, VLSI & Syst Lab, Beijing, Peoples R China
  • [ 3 ] [Hou, Ligang]Beijing Univ Technol, VLSI & Syst Lab, Beijing, Peoples R China
  • [ 4 ] [Cheng, Hao]Zhengzhou Univ, Elect Engn Coll, Zhengzhou, Peoples R China

通讯作者信息:

  • [Li, Yangyang]Beijing Univ Technol, VLSI & Syst Lab, Beijing, Peoples R China

电子邮件地址:

查看成果更多字段

相关关键词:

来源 :

ICIC 2009: SECOND INTERNATIONAL CONFERENCE ON INFORMATION AND COMPUTING SCIENCE, VOL 2, PROCEEDINGS: IMAGE ANALYSIS, INFORMATION AND SIGNAL PROCESSING

年份: 2009

页码: 25-,

语种: 英文

被引次数:

WoS核心集被引频次: 1

SCOPUS被引频次: 5

ESI高被引论文在榜: 0 展开所有

万方被引频次:

中文被引频次:

近30日浏览量: 0

归属院系:

在线人数/总访问数:152/4591501
地址:北京工业大学图书馆(北京市朝阳区平乐园100号 邮编:100124) 联系我们:010-67392185
版权所有:北京工业大学图书馆 站点建设与维护:北京爱琴海乐之技术有限公司